Now you are in the subtree of TECHNOLOGY and MARKETS public knowledge tree. 

Digital Parallel Computing Architecture - NeuroSim+

2019 MLP+NeuroSimV3.0: Improving On-chip Learning Performance with Device to Algorithm Optimizations

+++ georgia tech

2017 Designing Energy-Efficient Convolutional Neural Networks using Energy-Aware Pruning

Tien-Ju Yang, Yu-Hsin Chen, Vivienne Sze

https://dfan.engineering.asu.edu/ ... detailed NeuroSim

....In this paper, we review several of our recent works regarding Processing-inMemory (PIM) accelerator based on Magnetic Random Access Memory computational sub-arrays to accelerate the inference
mode of quantized neural networks using digital non-volatile memory rather than using analog crossbar operation

Mitigate Parasitic Resistance in Resistive Crossbar-based Convolutional Neural Networks FAN ZHANG, Binghamton University, USA MIAO HU